Technical Document
Specifications
Brand
Texas InstrumentsLogic Function
OR
Mounting Type
Surface Mount
Number Of Elements
1
Number of Inputs per Gate
2
Schmitt Trigger Input
No
Package Type
SC-70
Pin Count
5
Logic Family
LVC
Maximum Operating Supply Voltage
5.5 V
Maximum High Level Output Current
-32mA
Maximum Propagation Delay Time @ Maximum CL
4 ns @ 5 V, 4.5 ns @ 3.3 V
Minimum Operating Supply Voltage
1.65 V
Maximum Low Level Output Current
32mA
Height
0.9mm
Width
1.25mm
Minimum Operating Temperature
-40 °C
Dimensions
2 x 1.25 x 0.9mm
Maximum Operating Temperature
+85 °C
Propagation Delay Test Condition
50pF
Length
2mm
Product details
74LVC1G Family, Texas Instruments
Low-Voltage CMOS logic
Single gate package
Operating Voltage: 1.65 to 5.5 V
Compatibility: Input LVTTL/TTL, Output LVCMOS
Latch-up performance exceeds 100 mA per JESD 78 Class II
ESD protection exceeds JESD 22
74LVC Family
Stock information temporarily unavailable.
Please check again later.
0.020 OMR
Each (On a Reel of 3000) (ex VAT)
0.021 OMR
Each (On a Reel of 3000) (inc. VAT)
3000
0.020 OMR
Each (On a Reel of 3000) (ex VAT)
0.021 OMR
Each (On a Reel of 3000) (inc. VAT)
3000
Buy in bulk
quantity | Unit price | Per Reel |
---|---|---|
3000 - 6000 | 0.020 OMR | 60.000 OMR |
9000+ | 0.015 OMR | 45.000 OMR |
Technical Document
Specifications
Brand
Texas InstrumentsLogic Function
OR
Mounting Type
Surface Mount
Number Of Elements
1
Number of Inputs per Gate
2
Schmitt Trigger Input
No
Package Type
SC-70
Pin Count
5
Logic Family
LVC
Maximum Operating Supply Voltage
5.5 V
Maximum High Level Output Current
-32mA
Maximum Propagation Delay Time @ Maximum CL
4 ns @ 5 V, 4.5 ns @ 3.3 V
Minimum Operating Supply Voltage
1.65 V
Maximum Low Level Output Current
32mA
Height
0.9mm
Width
1.25mm
Minimum Operating Temperature
-40 °C
Dimensions
2 x 1.25 x 0.9mm
Maximum Operating Temperature
+85 °C
Propagation Delay Test Condition
50pF
Length
2mm
Product details
74LVC1G Family, Texas Instruments
Low-Voltage CMOS logic
Single gate package
Operating Voltage: 1.65 to 5.5 V
Compatibility: Input LVTTL/TTL, Output LVCMOS
Latch-up performance exceeds 100 mA per JESD 78 Class II
ESD protection exceeds JESD 22